10-BIT 60 MS/s two-step flash ADC design

dc.contributorGraduate Program in Electrical and Electronic Engineering.
dc.contributor.advisorDündar, Günhan,
dc.contributor.authorEsen, Vahap Barış.
dc.date.accessioned2023-03-16T10:18:07Z
dc.date.available2023-03-16T10:18:07Z
dc.date.issued2013.
dc.description.abstractTwo step flash ADCs have widespread use in electronic circuits, since they can achieve decent resolutions in high speed applications. Their two step structure requires coordination of many analog blocks that is ensured by control signals. Generating and delivering these control signals as clock signals are as important as the design of the analog blocks. In this thesis analog design of a two-step flash ADC which is used as a test circuit for an automation tool that can synthesize the necessary clock signals is presented. The design procedures of the blocks in 10-bit 60 MS/s two step flash ADC are examined. The overall design is realized by using UMC 180nm technology. Finally the simulation results obtained by using Mentor Graphics tools and MATLAB are presented. The performance of the ADC is evaluated using ENOB as a figure of merit. Resolutions up to eight bits are attained in typical case simulations. Comparison with the literature is also made by using energy per conversion values.
dc.format.extent30 cm.
dc.format.pagesxi, 32 leaves ;
dc.identifier.otherEE 2013 E84
dc.identifier.urihttps://digitalarchive.library.bogazici.edu.tr/handle/123456789/12830
dc.publisherThesis (M.S.) - Bogazici University. Institute for Graduate Studies in Science and Engineering, 2013.
dc.subject.lcshAnalog-to-digital converters -- Design.
dc.title10-BIT 60 MS/s two-step flash ADC design

Files

Original bundle
Now showing 1 - 1 of 1
Loading...
Thumbnail Image
Name:
b1774783.018709.001.PDF
Size:
1.05 MB
Format:
Adobe Portable Document Format

Collections