Performance and cost efficient reliability framework for multicore architectures

dc.contributorPh.D. Program in Computer Engineering.
dc.contributor.advisorÖzturan, Can.
dc.contributor.advisorTopcuoğlu, Haluk Rahim.
dc.contributor.authorArslan, Sanem.
dc.date.accessioned2023-03-16T10:13:52Z
dc.date.available2023-03-16T10:13:52Z
dc.date.issued2017.
dc.description.abstractModern architectures become more vulnerable to soft errors with technology scaling. Enabling fault tolerance capabilities on all cache structures in a system is ine cient in terms of performance and power consumption. In this study, we propose an enhanced protection mechanism for code segments, which are critical in terms of reliability, by utilizing asymmetrically reliable cores under performance and power constraints. Our proposed system contains at least one high-reliability core, which has an ECC-protected L1 cache, and several low-reliability cores, which have no protection mechanisms. Our framework protects only reliability-based critical code regions of each application, which are determined based on critical data usage, user annotations, or static analysis. In our rst attempt, the framework dynamically assigns the software threads executing critical code fragments to the protected core(s) by using the First Come First Served (FCFS) algorithm. Our experimental evaluation shows that the proposed approach takes advantage of protecting only critical code regions and presents comparable performance and reliability results with fully protected systems having lower power consumption and cost values for a set of applications. However, the FCFS-based scheduling algorithm may degrade the system performance and unfairly slow down applications for some workloads. Therefore, a set of scheduling algorithms is proposed to improve both the system performance and fairness perspectives. Various static priority techniques that require preliminary information about the applications and dynamic priority techniques that target to equalize the total time spent of applications on the protected core(s) are presented as part of this thesis. Extensive evaluations using multi-application workloads validate signi cant improvements of proposed scheduling techniques on system performance and fairness over the FCFS algorithm.
dc.format.extent30 cm.
dc.format.pagesxviii, 138 leaves ;
dc.identifier.otherCMPE 2017 A77 PhD
dc.identifier.urihttps://digitalarchive.library.bogazici.edu.tr/handle/123456789/12623
dc.publisherThesis (Ph.D.) - Bogazici University. Institute for Graduate Studies in Science and Engineering, 2017.
dc.subject.lcshComputer architecture.
dc.subject.lcshComputer network architectures.
dc.titlePerformance and cost efficient reliability framework for multicore architectures

Files

Original bundle
Now showing 1 - 1 of 1
Loading...
Thumbnail Image
Name:
b1841941.028543.001.PDF
Size:
3.63 MB
Format:
Adobe Portable Document Format

Collections